mirror of
				https://git.wownero.com/wownero/RandomWOW.git
				synced 2024-08-15 00:23:14 +00:00 
			
		
		
		
	Merge branch 'master' of git@github.com:tevador/RandomX.git
This commit is contained in:
		
						commit
						913e495c53
					
				
					 2 changed files with 5 additions and 3 deletions
				
			
		|  | @ -48,6 +48,8 @@ cmake -DARCH=native .. | ||||||
| make | make | ||||||
| ``` | ``` | ||||||
| 
 | 
 | ||||||
|  | To build portable binaries, omit the `ARCH` option when executing cmake. | ||||||
|  | 
 | ||||||
| ### Windows | ### Windows | ||||||
| 
 | 
 | ||||||
| On Windows, it is possible to build using MinGW (same procedure as on Linux) or using Visual Studio (solution file is provided). | On Windows, it is possible to build using MinGW (same procedure as on Linux) or using Visual Studio (solution file is provided). | ||||||
|  |  | ||||||
|  | @ -255,7 +255,7 @@ The Scratchpad is split into 3 levels to mimic the typical CPU cache hierarchy [ | ||||||
| |----------------|----------|----------|----------|------| | |----------------|----------|----------|----------|------| | ||||||
| ARM Cortex A55|2|6|-|[[24](https://www.anandtech.com/show/11441/dynamiq-and-arms-new-cpus-cortex-a75-a55/4)] | ARM Cortex A55|2|6|-|[[24](https://www.anandtech.com/show/11441/dynamiq-and-arms-new-cpus-cortex-a75-a55/4)] | ||||||
| |AMD Zen+|4|12|40|[[25](https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy)]| | |AMD Zen+|4|12|40|[[25](https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy)]| | ||||||
| |Intel Skylake|4|12|42|[[26](https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy)] | |Intel Skylake|4|12|42|[[26](https://en.wikichip.org/wiki/intel/microarchitectures/skylake_(client)#Memory_Hierarchy)] | ||||||
| 
 | 
 | ||||||
| The L3 cache is much larger and located further from the CPU core. As a result, its access latencies are much higher and can cause stalls in program execution. | The L3 cache is much larger and located further from the CPU core. As a result, its access latencies are much higher and can cause stalls in program execution. | ||||||
| 
 | 
 | ||||||
|  | @ -638,7 +638,7 @@ state3 = 00000000000000000000000000000000 | ||||||
| 
 | 
 | ||||||
| [25] AMD Zen+ Microarchitecture - https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy | [25] AMD Zen+ Microarchitecture - https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy | ||||||
| 
 | 
 | ||||||
| [26] Intel Skylake Microarchitecture - https://en.wikichip.org/wiki/amd/microarchitectures/zen%2B#Memory_Hierarchy | [26] Intel Skylake Microarchitecture - https://en.wikichip.org/wiki/intel/microarchitectures/skylake_(client)#Memory_Hierarchy | ||||||
| 
 | 
 | ||||||
| [27] Biryukov et al.: Fast and Tradeoff-Resilient Memory-Hard Functions for | [27] Biryukov et al.: Fast and Tradeoff-Resilient Memory-Hard Functions for | ||||||
| Cryptocurrencies and Password Hashing - https://eprint.iacr.org/2015/430.pdf Table 2, page 8 | Cryptocurrencies and Password Hashing - https://eprint.iacr.org/2015/430.pdf Table 2, page 8 | ||||||
|  | @ -647,4 +647,4 @@ Cryptocurrencies and Password Hashing - https://eprint.iacr.org/2015/430.pdf Tab | ||||||
| 
 | 
 | ||||||
| [29] 7-Zip File archiver - https://www.7-zip.org/ | [29] 7-Zip File archiver - https://www.7-zip.org/ | ||||||
| 
 | 
 | ||||||
| [30] TestU01 library - http://simul.iro.umontreal.ca/testu01/tu01.html | [30] TestU01 library - http://simul.iro.umontreal.ca/testu01/tu01.html | ||||||
|  |  | ||||||
		Loading…
	
	Add table
		Add a link
		
	
		Reference in a new issue